首页> 外文会议>Field-Programmable Technology, 2002. (FPT). Proceedings. 2002 IEEE International Conference on >The feasibility study of designing a FPGA multiplier-core on finite field
【24h】

The feasibility study of designing a FPGA multiplier-core on finite field

机译:在有限域上设计FPGA乘法器内核的可行性研究

获取原文
获取外文期刊封面目录资料

摘要

In digital system development, the CPLD/FPGA is usually used to implement basic function blocks for the purposes of testing, integration and IP proof. The advantages of CPLD/FPGA are high efficiency, flexibility and easy reconfiguration. Taking AES as an example, this application needs more flexible transformations to design for diversity. In order to meet such requirements without declining the performance, a modified architecture of FPGA is proposed to increase the overall efficiency and keep high throughput. A finite field multiplier is provided for the explanation of the newly developed core. The parallel and pipelined design in FPGA can replace high-speed VLSI chip with dynamic reconfigurability.
机译:在数字系统开发中,出于测试,集成和IP验证的目的,CPLD / FPGA通常用于实现基本功能块。 CPLD / FPGA的优点是效率高,灵活性强且易于重新配置。以AES为例,此应用程序需要更灵活的转换来设计多样性。为了在不降低性能的情况下满足此类要求,提出了一种改进的FPGA架构,以提高整体效率并保持高吞吐量。提供了一个有限域乘法器来解释新开发的核。 FPGA中的并行和流水线设计可以取代具有动态可重构性的高速VLSI芯片。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号