首页> 外文会议>SEMICON China technical symposium >Parallel Test Implementation of Devices That Need Matching Loop with One Sequencer
【24h】

Parallel Test Implementation of Devices That Need Matching Loop with One Sequencer

机译:并行测试实现需要匹配循环的设备,其中包含一个序列符

获取原文

摘要

Testing of many of today's devices, such as MCUs, requires synchronization of input signals with their internal signals before the actual testing task can be performed. The synchronization of these signals can be verified by checking the status of the output pins. The common testing technique used to insure that the device is in such a synchronization state is matching loop. Matching for a single site is easy. But the drive to lower the cost of test has made parallel test development essential. To achieve parallel test and improve test economics, changes in both test hardware design and test software development are required. The real story of providing a lower cost of test solution by testing 4-sites in parallel of the ciu9108, a smart card ASIC, is addressed in this paper. We will explain how to implement parallel testing on devices which need to perform matching loop, using a tester with only one sequencer.
机译:测试许多今天的设备(如MCU)需要在执行实际测试任务之前与其内部信号同步输入信号。可以通过检查输出引脚的状态来验证这些信号的同步。用于确保设备处于这样的同步状态的常见测试技术是匹配的循环。匹配单个站点很容易。但驱动器降低了测试成本使得并行测试开发必不可少。为了实现并行测试和改进测试经济学,需要测试硬件设计和测试软件开发的变化。本文通过了CIU9108并行测试4位点,通过CIU9108,智能卡ASIC并行提供较低的测试解决方案成本的真实故事。我们将解释如何在需要仅具有一个定序器的测试仪进行匹配循环的设备上实现并行测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号