首页> 外文会议>Symposium on low-dielectric constant materials >Overview of process integration issues for low-k dielectrics
【24h】

Overview of process integration issues for low-k dielectrics

机译:低k电介质的工艺集成问题概述

获取原文
获取外文期刊封面目录资料

摘要

The era of silicon Ultra-Large-Scale-Integration (ULSI) has spurred an ever-increasing level of functional integration on-chip, driving a need for greater circuit density and higher performance. While traditional transistor scaling has thus far met this challenge, interconnect scaling has become the performance-limiting factor for new designs. Both interconnect resistance and capacitance play key roles in overall performance, but modeling simulations have highlightetd the importance of reducing parasitic capacitance to manage crosstalk, power dissipation and RC delay. New dielectric materials with lower permittivity (k) are needed to meet this challenge. This paper summarizes the process integration and reliability issues associated with the use of novel low k materials in multilevel interconnects.
机译:硅超大规模集成(ULSI)时代刺激了片上功能集成水平的不断提高,从而推动了对更大电路密度和更高性能的需求。到目前为止,传统的晶体管缩放技术已经解决了这一挑战,而互连缩放技术已成为新设计的性能限制因素。互连电阻和电容都在整体性能中起着关键作用,但是建模仿真突出显示了减少寄生电容来管理串扰,功耗和RC延迟的重要性。需要具有较低介电常数(k)的新型介电材料来应对这一挑战。本文总结了与在多层互连中使用新型低k材料相关的过程集成和可靠性问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号