首页> 外文会议>ACM/SIGDA international symposium on Field programmable gate arrays >Wirelength modeling for homogeneous and heterogeneous FPGA architectural development
【24h】

Wirelength modeling for homogeneous and heterogeneous FPGA architectural development

机译:均匀和异质FPGA建筑开发的Wirelength型号

获取原文

摘要

This paper describes an analytical model that relates the architectural parameters of an FPGA to the average prerouting wirelength of an FPGA implementation. Both homogeneous and heterogeneous FPGAs are considered. For homogeneous FPGAs, the model relates the lookup-table size, the cluster size, and the number of inputs per cluster to the expected wirelength. For heterogeneous FPGAs, the number and positioning of the embedded blocks, as well as the number of pins on each embedded block is considered. Two applications of the model to FPGA architectural design are also presented.
机译:本文介绍了一个分析模型,其将FPGA的架构参数与FPGA实现的平均预排出Wirelength相关。考虑均匀和异质的FPGA。对于同质FPGA,该模型将查找表大小,群集大小和每个群集的输入数与预期的WireLength相关。对于异构FPGA,考虑嵌入式块的数量和定位以及每个嵌入式块上的引脚数。还提出了模型的两个应用于FPGA架构设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号