...
首页> 外文期刊>ACM transactions on reconfigurable technology and systems >An Analytical Model for Evaluating Static Power of Homogeneous FPGA Architectures
【24h】

An Analytical Model for Evaluating Static Power of Homogeneous FPGA Architectures

机译:均质FPGA架构的静态功耗评估模型

获取原文
获取原文并翻译 | 示例
           

摘要

As capacity of the field-programmable gate arrays (FPGAs) continues to increase, power dissipated in the logic and routing resources has become a critical concern for FPGA architects. Recent studies have shown that static power is fast approaching the dynamic power in submicron devices. In this article, we propose an analytical model for relating homogeneous island-style-based FPGA architecture to static power. Current FPGA power models are tightly coupled with CAD tools. Our CAD-independent model captures the static power for a given FPGA architecture based on estimates of routing and logic resource utilizations from a pre-technology mapped netlist. We observe an average correlation ratio (C-Ratio) of 95% and a minimum absolute percentage error (MAPE) rate of 15% with respect to the experimental results generated by the Versatile Placement Routing (VPR) tool over the MCNC benchmarks. Our model offers application engineers and FPGA architects the capability to evaluate the impact of their design choices on static power without having to go through CAD-intensive investigations.
机译:随着现场可编程门阵列(FPGA)的容量不断增加,逻辑和路由资源中的功耗已成为FPGA架构师关注的关键问题。最近的研究表明,亚微米设备中的静态功率正迅速接近动态功率。在本文中,我们提出了一个分析模型,用于将基于同类孤岛式的FPGA体系结构与静态功耗相关联。当前的FPGA功耗模型与CAD工具紧密结合。我们的独立于CAD的模型基于来自预映射映射网表的路由和逻辑资源利用率的估计值,捕获给定FPGA架构的静态功耗。相对于MCNC基准上的通用布局路由(VPR)工具生成的实验结果,我们观察到95%的平均相关比(C-Ratio)和15%的最小绝对百分比误差(MAPE)比率。我们的模型为应用工程师和FPGA架构师提供了评估其设计选择对静态功耗的影响的能力,而无需进行CAD密集型调查。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号