首页> 外文会议>IEE Colloquium on Active Sound And Vibration Control >Global resource sharing for synthesis of control data flow graphs on FPGAs
【24h】

Global resource sharing for synthesis of control data flow graphs on FPGAs

机译:全局资源共享,用于在FPGA上合成控制数据流程图

获取原文

摘要

In this paper we discuss the global resource sharing problem during synthesis of control data flow graphs for FPGAs. We first define the Global Resource Sharing (GRS) problem. Then, we introduce the Global Inter Basic Block Resource Sharing (GIBBS) technique to solve the GRS problem. The first tries to minimize the number of connections between modules, the second considers the area gain, the third uses the criticality of operations assigned to resources as a measure for deciding on merging any given pair of resources, the fourth tries to capture common resource chains and overlap those to minimize both area and delay, and the fifth is the combination of these heuristics. While applying resource sharing, we also consider the execution frequency of the basic blocks. Using our techniques we synthesized several CDFGs representing applications from MediaBench suite. Our results show that, we can reduce the total area requirement by 44% on average (up to 59%) while increasing the execution time by 6% on average.
机译:在本文中,我们讨论了在FPGA的控制数据流程图合成过程中的全局资源共享问题。我们首先定义全球资源共享(GRS)问题。然后,我们介绍了全球内部基本块资源共享(GIBBS)技术来解决GRS问题。第一种尝试最小化模块之间的连接数量,第二种考虑面积的增加,第三种使用分配给资源的操作的关键性作为决定合并任何给定资源对的一种措施,第四种尝试捕获公共资源链并将它们重叠以最小化面积和延迟,第五点是这些试探法的组合。在应用资源共享时,我们还考虑了基本块的执行频率。使用我们的技术,我们合成了一些CDFG,这些CDFG代表MediaBench套件中的应用程序。我们的结果表明,我们可以将总面积需求平均减少44%(最多59%),同时将执行时间平均增加6%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号