首页> 外文会议> >Design of a dataway processor for a parallel image signal processing system
【24h】

Design of a dataway processor for a parallel image signal processing system

机译:并行图像信号处理系统数据通道处理器的设计

获取原文

摘要

Abstract: Recently, demands for high-speed signal processing have been increasing especially in the field of image data compression, computer graphics, and medical imaging. To achieve sufficient power for real-time image processing, we have been developing parallel signal-processing systems. This paper describes a communication processor called 'dataway processor' designed for a new scalable parallel signal-processing system. The processor has six high-speed communication links (Dataways), a data-packet routing controller, a RISC CORE, and a DMA controller. Each communication link operates at 8-bit parallel in a full duplex mode at 50 MHz. Moreover, data routing, DMA, and CORE operations are processed in parallel. Therefore, sufficient throughput is available for high-speed digital video signals. The processor is designed in a top- down fashion using a CAD system called 'PARTHENON.' The hardware is fabricated using 0.5-$mu@m CMOS technology, and its hardware is about 200 K gates.!9
机译:摘要:近年来,对高速信号处理的需求不断增长,尤其是在图像数据压缩,计算机图形学和医学成像领域。为了获得足够的实时图像处理能力,我们一直在开发并行信号处理系统。本文介绍了一种为“新型可扩展并行信号处理系统”设计的称为“数据通道处理器”的通信处理器。该处理器具有六个高速通信链路(Dataways),一个数据包路由控制器,一个RISC CORE和一个DMA控制器。每个通信链路以50 MHz的全双工模式以8位并行运行。而且,数据路由,DMA和CORE操作是并行处理的。因此,足够的吞吐量可用于高速数字视频信号。该处理器使用称为“ PARTHENON”的CAD系统以自上而下的方式进行设计。硬件是使用0.5-μm的CMOS技术制造的,其硬件约为20万门。!9

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号