首页> 外文会议>Electronic Components and Technology Conference, 1991. Proceedings., 41st >Electrical characteristics of 25 mil pitch JEDEC PQFP surface mount lead frames for multichip modules
【24h】

Electrical characteristics of 25 mil pitch JEDEC PQFP surface mount lead frames for multichip modules

机译:25密耳间距JEDEC PQFP表面安装引线框架的电气特性,用于多芯片模块

获取原文

摘要

The electrical characteristics of the leadframe used to form the JEDEC standard 25-mil-pitch PQFP (POLYHIC quad flat pack) outline package are examined. The characteristic impedance is computed and three models of the leadframe pins are created for each ground configuration case for both isolated and coupled pairs of pins. Crosstalk between adjacent pins has been simulated and measured as a function of signal risetime. The risetime degradation of signals transmitted through the leadframe pins has been simulated and measured. These data have been used to estimate a conservative upper limit for clock and data rate capability of this leadframe. The POLYHIC PQFP outline package is shown to be a multi-gigabit-per-second package.
机译:检查了用于形成JEDEC标准25密耳PQFP(POLYHIC四方扁平封装)轮廓封装的引线框的电气特性。计算特征阻抗,并针对隔离和耦合的成对引脚的每种接地配置情况创建引线框引脚的三个模型。相邻引脚之间的串扰已根据信号上升时间进行了仿真和测量。通过引线框架引脚传输的信号的上升时间衰减已得到仿真和测量。这些数据已用于估计此引线框的时钟和数据速率能力的保守上限。 POLYHIC PQFP概述程序包显示为每秒数千兆位的程序包。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号