首页> 外文会议>Reliability Physics Symposium 1988. 26th Annual Proceedings., International >Internal chip ESD phenomena beyond the protection circuit
【24h】

Internal chip ESD phenomena beyond the protection circuit

机译:保护电路之外的内部芯片ESD现象

获取原文

摘要

V/sub DD/-V/sub SS/ protection design considerations to meet MIL-STD requirements are discussed. Internal chip electrostatic-discharge (ESD) damage due to direct stress applied between V/sub DD/ and V/sub SS/ pins is illustrated, and possible solutions are discussed. It is shown that induced current paths can exist when outputs/inputs are stressed with respect to V/sub DD/ or V/sub SS/ stress, and if the internal layout is not carefully considered, the overall protection level can degrade. An unusual internal ESD phenomenon that was observed for I/O pins stressed with respect to V/sub DD/ is reported. The results show that there exists a window of threshold voltages where the I/O protection is not effective due to interaction with the internal chip layout.
机译:讨论了满足MIL-STD要求的V / sub DD / -V / sub SS /保护设计注意事项。说明了由于在V / sub DD /和V / sub SS /引脚之间施加直接应力而造成的内部芯片静电放电(ESD)损坏,并讨论了可能的解决方案。结果表明,当针对V / sub DD /或V / sub SS /应力对输出/输入施加压力时,可能会存在感应电流路径,并且如果未仔细考虑内部布局,则总体保护级别可能会降低。据报告,在针对V / sub DD /施加压力的I / O引脚上观察到一种不寻常的内部ESD现象。结果表明存在一个阈值电压窗口,其中由于与内部芯片布局的交互作用,I / O保护无效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号