首页> 外文会议>ACM/IEEE Design Automation Conference >Design Guidelines of RRAM based Neural-Processing-Unit: A Joint Device-Circuit-Algorithm Analysis
【24h】

Design Guidelines of RRAM based Neural-Processing-Unit: A Joint Device-Circuit-Algorithm Analysis

机译:基于RRAM的神经处理单元设计指南:一种联合装置电路算法分析

获取原文

摘要

RRAM based neural-processing-unit (NPU) is emerging for processing general purpose machine intelligence algorithms with ultra-high energy efficiency, while the imperfections of the analog devices and cross-point arrays make the practical application more complicated. In order to improve accuracy and robustness of the NPU, device-circuit-algorithm codesign with consideration of underlying device and array characteristics should outperform the optimization of individual device or algorithm. In this work, we provide a joint device-circuit-algorithm analysis and propose the corresponding design guidelines. Key innovations include: 1) An end-to-end simulator for RRAM NPU is developed with an integrated framework from device to algorithm. 2) The complete design of circuit and architecture for RRAM NPU is provided to make the analysis much close to the real prototype. 3) A large-scale neural network as well as other general-purpose networks are processed for the study of device-circuit interaction. 4) Accuracy loss from non-idealities of RRAM, such as I-V nonlinearity, noises of analog resistance levels, voltage-drop for interconnect, ADC/DAC precision, are evaluated for the NPU design.
机译:RRAM基于神经处理单元(NPU)是新兴用于与超高能效处理的通用机器智能算法,而模拟装置和交叉点阵列的缺陷作出的实际应用变得更复杂。为了提高NPU,设备电路算法协同设计的准确性和鲁棒性考虑下器件和阵列的特性应优于单独的设备或算法的优化的。在这项工作中,我们提供了一个联合装置电路内置算法分析,并提出了相应的设计准则。关键创新包括:1)一种端至端模拟器RRAM NPU与从设备到算法的集成框架开发的。 2)提供电路和体系结构RRAM NPU的完整的设计,使分析大大接近真实的原型。 3)一种大规模神经网络以及其他通用网络被处理用于设备电路相互作用的研究。 4)从RRAM的非理想性,例如I-V非线性,模拟电阻水平的噪声,压降为互连,ADC / DAC精度,准确度损失为NPU设计进行评价。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号