首页> 外文会议>2019 56th ACM/IEEE Design Automation Conference >Design Guidelines of RRAM based Neural-Processing-Unit: A Joint Device-Circuit-Algorithm Analysis
【24h】

Design Guidelines of RRAM based Neural-Processing-Unit: A Joint Device-Circuit-Algorithm Analysis

机译:基于RRAM的神经处理单元设计指南:器件-电路-算法联合分析

获取原文
获取原文并翻译 | 示例

摘要

RRAM based neural-processing-unit (NPU) is emerging for processing general purpose machine intelligence algorithms with ultra-high energy efficiency, while the imperfections of the analog devices and cross-point arrays make the practical application more complicated. In order to improve accuracy and robustness of the NPU, device-circuit-algorithm codesign with consideration of underlying device and array characteristics should outperform the optimization of individual device or algorithm. In this work, we provide a joint device-circuit-algorithm analysis and propose the corresponding design guidelines. Key innovations include: 1) An end-to-end simulator for RRAM NPU is developed with an integrated framework from device to algorithm. 2) The complete design of circuit and architecture for RRAM NPU is provided to make the analysis much close to the real prototype. 3) A large-scale neural network as well as other general-purpose networks are processed for the study of device-circuit interaction. 4) Accuracy loss from non-idealities of RRAM, such as I-V nonlinearity, noises of analog resistance levels, voltage-drop for interconnect, ADC/DAC precision, are evaluated for the NPU design.
机译:基于RRAM的神经处理单元(NPU)正在涌现,用于处理具有超高能效的通用机器智能算法,而模拟设备和交叉点阵列的缺陷使实际应用变得更加复杂。为了提高NPU的准确性和鲁棒性,考虑到底层设备和阵列特性的设备电路算法代码应优于单个设备或算法的优化。在这项工作中,我们提供了一种联合的器件电路算法分析,并提出了相应的设计指南。关键的创新包括:1)开发了用于RRAM NPU的端到端模拟器,并采用了从设备到算法的集成框架。 2)提供了RRAM NPU的完整电路和体系结构设计,使分析与真实原型非常接近。 3)处理大型神经网络以及其他通用网络以研究设备-电路交互。 4)为NPU设计评估了RRAM非理想性引起的精度损失,例如I-V非线性,模拟电阻电平的噪声,互连的压降,ADC / DAC精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号