首页> 外文会议>ACM/IEEE Design Automation Conference >LL-PCM: Low-Latency Phase Change Memory Architecture
【24h】

LL-PCM: Low-Latency Phase Change Memory Architecture

机译:LL-PCM:低延迟相位变更内存架构

获取原文

摘要

PCM is a promising non-volatile memory technology, as it can offer a unique trade-off-between density and latency compared with DRAM and flash memory. Albeit PCM is much faster than flash memory, it is still notably slower than DRAM, which can significantly degrade system performance. In this paper, we analyze a PCM implementation in depth, and identify the primary cause of PCM’s long latency, i.e., a long interconnect (high resistance/capacitance) path between a cell and a sense-amp/write-driver. This in turn requires (1) a very large charge pump consuming: ~20% of PCM chip space, ~50% of latency of write operations, and ~2× more power than a write operation itself; and (2) a large current sense-amp with long time to pre-charge the interconnect path. Then, we propose Low-Latency PCM (LL-PCM) architecture. Our analysis shows that LL-PCM can give 119% higher performance and consume 43% lower memory energy than PCM for memory-intensive applications. LL-PCM is only ~1% larger than PCM, as the cost of reducing the resistance/capacitance of the interconnect path is negated by its 4.1× smaller charge pump. CCS CONCEPTS ? B.3.1 Semiconductor Memories
机译:PCM是一个有前途的非易失性存储器技术,因为它可以提供与DRAM和闪存相比的独特权衡密度和延迟。虽然PCM比闪存要快得多,但它仍然比DRAM慢得多,这可以显着降低系统性能。在本文中,我们深入分析了PCM实现,并识别PCM长期延迟的主要原因,即小区之间的长互连(高电阻/电容)路径和感测amp /写入驱动器。这反过来需要(1)非常大的电荷泵消耗:〜20%的PCM芯片空间,写操作延迟〜50%,功率比写操作自身〜2倍。 (2)大电流感测功率,长时间预充电互连路径。然后,我们提出了低延迟PCM(LL-PCM)架构。我们的分析表明,LL-PCM可提供119%的性能,而不是用于内存密集型应用的PCM的内存能量43%。 LL-PCM仅大于PCM〜1%,因为降低互连路径的电阻/电容的成本由其4.1×较小的电荷泵否定。 CCS概念? B.3.1半导体存储器

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号