首页> 外文会议>Symposium on Microelectronics Technology and Devices >Analysis of the Output Conductance Degradation With the Substrate Bias in SOI UTB and UTBB Transistors
【24h】

Analysis of the Output Conductance Degradation With the Substrate Bias in SOI UTB and UTBB Transistors

机译:SOI UTB和UTBB晶体管中具有衬底偏置的输出电导性能下降分析

获取原文

摘要

The goal of this work is to present the behavior of the output conductance in Ultra-Thin Body (UTB) and Ultra-Thin Body and Buried Oxide (UTBB) SOI MOSFETs with the application of a selected set of back gate biases (VSUB) through AC simulations, in devices with and without considering the effect of the ground plane. It has been shown that the output conductance degradation due to self-heating and substrate effects increases as the substrate bias is reduced. The output conductance degradation by self-heating presents a reduction of about 52% and by substrate effects of 57% by simply increasing the back bias from -2V up to 2 V.
机译:这项工作的目的是通过应用一组选定的背栅偏置(VSUB)来展示超薄体(UTB)和超薄体和埋入氧化物(UTBB)SOI MOSFET中输出电导的行为在有或没有考虑接地层影响的设备中进行交流仿真。业已表明,由于自加热和基板效应导致的输出电导降低随着基板偏压的减小而增加。通过简单地将反偏压从-2V增加到2V,通过自加热引起的输出电导降低将降低约52%,通过衬底效应可降低约57%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号