首页> 外文会议>International Conference on Emerging Security Technologies >Towards an efficient intellectual property protection in dynamically reconfigurable FPGAs
【24h】

Towards an efficient intellectual property protection in dynamically reconfigurable FPGAs

机译:在动态可重新配置的FPGA中实现有效的知识产权保护

获取原文

摘要

The trend in computing is towards the use of FPGAs to improve performance at reduced costs. An indication of this is the adoption of FPGAs for data centre and server application acceleration by notable technological giants like Microsoft, Amazon, and Baidu. The continued protection of Intellectual Properties (IPs) on the FPGA has thus become both more important and challenging. To facilitate IP security, FPGA vendors have provided bitstream authentication and encryption. However, advancements in FPGA programming technology have engendered a bitstream manipulation technique like partial bitstream relocation (PBR), which is promising in terms of reducing bitstream storage cost and facilitating adaptability. Meanwhile, encrypted bitstreams are not amenable to PBR. In this paper, we present three methods for performing encrypted PBR with varying overheads of resources and time. These methods ensure that PBR can be applied to bitstreams without losing the protection of IPs.
机译:计算的趋势是使用FPGA以降低的成本提高性能。微软,亚马逊和百度等著名技术巨头采用FPGA来加速数据中心和服务器应用程序就是一个说明。因此,FPGA上知识产权(IP)的持续保护变得越来越重要和具有挑战性。为了提高IP安全性,FPGA供应商提供了比特流身份验证和加密。但是,FPGA编程技术的进步催生了比特流处理技术,例如部分比特流重定位(PBR),从降低比特流存储成本和促进适应性方面来看,这是有前途的。同时,加密的比特流不适合PBR。在本文中,我们提出了三种在资源和时间开销不同的情况下执行加密PBR的方法。这些方法确保PBR可以应用于比特流,而不会丢失IP的保护。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号