首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Publicly Verifiable Watermarking for Intellectual Property Protection in FPGA Design
【24h】

Publicly Verifiable Watermarking for Intellectual Property Protection in FPGA Design

机译:FPGA设计中用于知识产权保护的可公开验证水印

获取原文
获取原文并翻译 | 示例

摘要

Watermarking as a novel intellectual property (IP) protection technique can protect field-programmable gate array IPs from infringement. However, existing watermarking techniques may give away sensitive information during the public verification, which enables malicious verifiers or third parties to remove the embedded watermark and resell the design. Current zero-knowledge watermarking verification schemes can address the sensitive information leakage issue but are vulnerable to embedding attacks, which makes them ineffective in preventing the infringement denying of untrusted buyers (verifiers). This paper proposes a new publicly verifiable watermarking detection technique based on chaos-based zero-knowledge interaction and time stamping to resiliently resist the sensitive information leakage and embedding attacks, and is thus robust to the cheating from the prover, verifier, or third party. Experimental results and analysis show that the proposed method has better robustness than the most recent related literature.
机译:作为一种新颖的知识产权(IP)保护技术,水印可以保护现场可编程门阵列IP不受侵犯。但是,现有的水印技术可能会在公开验证期间泄露敏感信息,这使恶意验证者或第三方可以删除嵌入的水印并转售设计。当前的零知识水印验证方案可以解决敏感信息泄漏问题,但是容易受到嵌入攻击的影响,这使其无法有效地防止拒绝不信任购买者(验证者)的侵权行为。本文提出了一种新的可公开验证的水印检测技术,该技术基于基于混沌的零知识交互和时间戳,可以弹性地抵抗敏感信息的泄漏和嵌入攻击,因此对于证明者,验证者或第三方的作弊具有鲁棒性。实验结果和分析表明,该方法比最近的相关文献具有更好的鲁棒性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号