首页> 外文会议>Asia-Pacific International Symposium on Electromagnetic Compatibility >Design of a multi-frequency clocking circuit on an FPGA and analysis of its EMI emission
【24h】

Design of a multi-frequency clocking circuit on an FPGA and analysis of its EMI emission

机译:FPGA上的多频时钟电路设计及其EMI辐射分析

获取原文

摘要

In this paper, we present a circuit design of multi-frequency clocking for reducing electromagnetic interference (EMI). First, we propose a generalized multi-frequency clocking (MFC) circuit. Then, to evaluate its impact on EMI reduction, we design a simple synchronous circuit with the proposed MFC scheme. Our design is implemented in a commercial Xilinx FPGA Spartan-3 device. Our approach shows that we achieve 1.3 dB, 4 dB, 5.7dB of EMI reduction with the MFC employing 2-frequency, 4-frequency, and 8-frequency components, respectively when compared to the single frequency clocking in synchronous circuit.
机译:在本文中,我们提出了一种用于降低电磁干扰(EMI)的多频时钟电路设计。首先,我们提出了一种通用的多频时钟(MFC)电路。然后,为了评估其对降低EMI的影响,我们使用提出的MFC方案设计了一个简单的同步电路。我们的设计是在商用Xilinx FPGA Spartan-3器件中实现的。我们的方法表明,与同步电路中的单频时钟相比,采用2频,4频和8频分量的MFC分别实现了1.3 dB,4 dB,5.7dB的EMI降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号