首页> 外文会议>International Conference on Modern Circuits and Systems Technologies >Design and testing of the high speed signal densely populated ATLAS calorimeter trigger board dedicate to jet identification
【24h】

Design and testing of the high speed signal densely populated ATLAS calorimeter trigger board dedicate to jet identification

机译:高速信号的设计和测试密集地填充的阿特拉斯卡兰卡兰触发器触发板致力于喷射识别

获取原文
获取外文期刊封面目录资料

摘要

The ATLAS experiment has planned a major upgrade in view of the enhanced luminosity of the beam delivered by the Large Hadron Collider (LHC) in 2021. As part of this, the trigger at Level-1 based on calorimeter data will be upgraded to exploit fine-granularity readout using a new system of Feature Extractors (three in total), which each uses different physics objects for the trigger selection. The contribution focusses on the jet Feature EXtractor (jFEX) prototype. Up to a data volume of 2 TB/s has to be processed to provide jet identification (including large area jets) and measurements of global variables within few hundred nanoseconds latency budget. Such requirements translate into the use of large Field Programmable Gate Array (FPGA) with the largest number of Multi Gigabit Transceivers (MGTs) available on the market. The jFEX board prototype hosts four large FPGAs from the Xilinx Ultrascale family with 120 MGTs each, connected to 24 opto-electrical devices, resulting in a densely populated high speed signal board. MEGTRON6 was chosen as the material for the 24 layers jFEX board stack-up because of its property of low transmission loss for high frequency signals (GHz range) and to further preserve the signal integrity special care has been put into the design accompanied by simulation to optimise the voltage drop and minimise the current density over the power planes. The jFEX prototype was delivered at the beginning of December and the preliminary results on the design validation and board characterisation will be reported.
机译:旨在提高2021年的大型强子撞机(LHC)的光束的增强亮度,旨在提高升级的重大升级。作为其中的一部分,基于热量表数据的扳机将升级为挖掘-Granularity使用新系统的特征提取器(总共三个)读数,每个系统每个都使用不同的物理对象进行触发选择。贡献集中在喷气机特征提取器(JFEX)原型上。必须处理2 TB / s的数据量以在几百纳秒延迟预算中提供射流识别(包括大面积喷射)和全局变量的测量。这种要求转化为使用市场上可用的最大数量的多千兆收发器(MGT)的大型现场可编程门阵列(FPGA)。所述jFEX板原型主机从Xilinx UltraScale架构家族与每个120个MGTS,连接到24光电器件,导致在人口密集的高速信号板四个大的FPGA。选择Megtron6作为24层JFEX板堆叠的材料,因为它的高频信号(GHz范围)的低传输损耗以及进一步保持信号完整性的特殊护理,所以已经伴随着模拟的设计。优化电压降并最小化电源平面上的电流密度。 JFEX Prototype于12月初交付,并报告了设计验证和董事会表征的初步结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号