首页> 外文会议>International conference on microelectronics, electromagnetics and telecommunications >ASIC Implementation of Low Power, Area Efficient Adaptive FIR Filter Using Pipelined DA
【24h】

ASIC Implementation of Low Power, Area Efficient Adaptive FIR Filter Using Pipelined DA

机译:低功耗的ASIC实现,面积高效的自适应FIR滤波器使用流水线DA

获取原文

摘要

This paper presents a brief information on the ASIC implementation of adaptive finite impulse response (FIR) filters based on pipelined distributed arithmetic (DA) architecture. The pipelined sum of partial products of input samples is stored in the lookup table of the DA. The area of the proposed design is reduced by replacing the adder of the shift accumulation unit with the carry-save adder. The throughput rate of the design is increased by having fast clock to the carry-save adder and slow clock to the remaining circuit. The proposed design is implemented in Synopsys 90 nm CMOS technology. The area delay product (ADP), minimum cycle period (MCP), and energy per sample are reduced when compared with the conventional DA-based architectures.
机译:本文介绍了基于流水线分布式算术(DA)架构的自适应有限脉冲响应(FIR)滤波器的ASIC实现的简要信息。输入样本的流水线的部分产品总和存储在DA的查找表中。通过将移位累积单元的加法器用随身保存加法器替换换档累积单元的加法器来减少所提出的设计。通过将剩余节省加法器和慢速时钟具有快速时钟来增加设计的吞吐率。所提出的设计是在Synopsys 90 nm CMOS技术中实现的。与传统的基于DA的架构相比,区域延迟产品(ADP),最小循环周期(MCP)和每个样品的能量减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号