首页> 外文会议>International conference on microelectronics, electromagnetics and telecommunications >Performance Evaluation of Vedic Multiplier Using Multiplexer-Based Adders
【24h】

Performance Evaluation of Vedic Multiplier Using Multiplexer-Based Adders

机译:基于多路复用器的加法器的Vedic乘法器性能评估

获取原文

摘要

Faster multipliers are the necessary elements in most of the applications such as the Internet of Things (IoT), Image, and Digital Signal Processing applications. In the present scenario, Vedic multiplier using Urdhva-Tiryagbyam is preeminent in the performance evaluation of parameters such as area, power, and delay. By observing the architecture of conventional Vedic multiplier, it is evident that performance is still improvised by using modified half adders and full adders. Vedic multiplier using modified adders is coded in Verilog HDL and to convey the simulation and synthesis, XILINXISE 12.2 software is used on Spartan 3E kit. In addition, the proposed multipliers are compared with the Conventional Vedic multiplier in terms of slices, LUTs, and combinational delay.
机译:较快的乘法器是大多数应用程序中的必要元素,例如事物互联网(IOT),图像和数字信号处理应用程序。在本场景中,使用URDHVA-Tiryagbyam的Vedic乘法器在诸如区域,电源和延迟之类的参数的性能评估中卓越。通过观察传统的Vedic乘法器的架构,显然,使用改进的半加加法器和完整的加法器,性能仍然可以简化。 Vedic乘法器使用改进的添加剂在Verilog HDL中编码,传达仿真和合成,Xilinxise 12.2软件用于斯巴达3E套件。此外,在切片,LUT和组合延迟方面将所提出的乘法器与传统的Vedic乘法器进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号