首页> 外文会议>Latin-American Test Symposium >A controllable setup and propagation delay flip-flop design
【24h】

A controllable setup and propagation delay flip-flop design

机译:可控的建立和传播延迟触发器设计

获取原文

摘要

A Controllable flip flop design for sequential synchronous systems is proposed. The flip-flop setup time and propagation delay is controlled with an additional setup time and delay control (SDC) input. With this SDC enable, it is possible to enhance the circuit timing performance when required. In this paper, it is shown that when the SDC input is enabled, the flip-flop setup time and Clk-Q propagation delay are reduced, and when the SDC control remains disabled, the flip-flop reduces its timing margin saving power. The proposed flip-flop is designed and characterized in a TSMC 28 nm bulk CMOS technology.
机译:提出了一种用于时序同步系统的可控触发器设计。触发器的建立时间和传播延迟由附加的建立时间和延迟控制(SDC)输入控制。通过此SDC使能,可以在需要时增强电路时序性能。本文表明,当使能SDC输入时,触发器的建立时间和Clk-Q传播延迟会减少,而当SDC控制保持禁用时,触发器会降低其时序裕量,从而节省功耗。拟议的触发器是采用TSMC 28 nm体CMOS技术进行设计和表征的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号