首页> 外文会议>IEEE International Conference on ASIC >An 8-bit 4fs-step digitally controlled delay element with two cascaded delay units
【24h】

An 8-bit 4fs-step digitally controlled delay element with two cascaded delay units

机译:具有两个级联延迟单元的8位4fs步骤数字延迟元件

获取原文

摘要

To meet the rapidly growing demands of ADC speed and resolution, time-interleaved ADC (TI-ADC) is one of the hot topics. However, there are intrinsic problems such as clock skew and gain error between channels. As a key element of TI-ADC to overcome these problems, a high resolution and linearity Digitally Controlled Delay Element (DCDE) is designed. The DCDE consists of two-level cascaded delay units, coarse tuning and fine tuning, controlled by 32 bits thermal code and 8 bits binary code respectively, with about 4fs step size and 30ps full scale. The circuit is simulated and realized in TSMC 65nm CMOS process, with area of 790 × 650μm2 and low power dissipation, which varies with input frequency and consumes 2.3mW at 8GHz clock rate.
机译:为了满足快速增长的ADC速度和分辨率的需求,时间交错ADC(TI-ADC)成为热门话题之一。但是,存在一些固有的问题,例如时钟偏斜和通道之间的增益误差。作为克服这些问题的TI-ADC的关键要素,设计了一种高分辨率和线性度数控延迟元件(DCDE)。 DCDE由两级级联延迟单元,粗调和微调组成,分别由32位热码和8位二进制码控制,步长约为4fs,满量程为30ps。该电路是采用台积电65nm CMOS工艺进行仿真和实现的,面积为790×650μm2,功耗低,随输入频率而变化,在8GHz时钟频率下功耗为2.3mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号