首页> 外文会议>International Conference on Advanced Computational Intelligence >Extremal optimization approach to 3D design of integrated circuits layouts
【24h】

Extremal optimization approach to 3D design of integrated circuits layouts

机译:集成电路布局的3D设计的极端优化方法

获取原文

摘要

Computer-aided 3D ICs layout design is an NP-hard problem in which an important step is the graph partitioning task. If speed is the dominant requirement, the commonly applied Fiduccia-Mattheyses partitioning algorithm is superior to any other local search method. However, taking into account other cost function, it often fails to obtain a quasi-optimal solution in 3D spaces. This paper presents an original 3D layout graph partitioning heuristics implemented with the use of extremal optimization method. The preliminary results show very good performance and stimulate further research.
机译:计算机辅助3D IC布局设计是NP难题,其中重要的一步是图形划分任务。如果速度是主要要求,则常用的Fiduccia-Mattheyses分区算法要优于其他任何本地搜索方法。但是,考虑到其他成本函数,它通常无法在3D空间中获得准最优解。本文介绍了使用极值优化方法实现的原始3D布局图分区启发法。初步结果显示了非常好的性能,并刺激了进一步的研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号