首页> 外文会议>Asilomar Conference on Signals, Systems Computers >Asynchronous design for precision-scaleable energy-efficient LDPC decoder
【24h】

Asynchronous design for precision-scaleable energy-efficient LDPC decoder

机译:精密可缩放节能LDPC解码器的异步设计

获取原文

摘要

This paper presents a low-density parity-check (LDPC) decoder design that uses scalable-precision calculation (SPC) and asynchronous circuit techniques to reduce power consumption. The decoder configures the computation precision to minimize circuit-level switching necessary for given target biterror rate (FER). The asynchronous circuit approach guarantees the completion of each compute-and-forward phase at necessary voltage levels. The voltage level is scheduled to ensure completion of minimum necessary decoding iterations. The proposed scheme is studied for the specific application of IEEE 802.16e to reduce the power consumption at a given target FER. The proposed design is evaluated on Nangate 45nm library. The results show that the proposed asynchronous design results in 51% reduction in terms of power consumption compared with full-precision decoding mode.
机译:本文提出了一种低密度奇偶校验(LDPC)解码器设计,该设计使用可伸缩精度计算(SPC)和异步电路技术来降低功耗。解码器配置计算精度,以最小化给定目标误码率(FER)所需的电路级切换。异步电路方法可确保在必要的电压电平下完成每个计算转发阶段。安排电压电平以确保完成最少的必要解码迭代。针对IEEE 802.16e的特定应用研究了所提出的方案,以减少给定目标FER的功耗。拟议的设计在Nangate 45nm库上进行了评估。结果表明,与全精度解码模式相比,所提出的异步设计使功耗降低了51%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号