首页> 外文会议>Annual International Conference of the IEEE Engineering in Medicine and Biology Society >Massively parallel neural signal processing: System-on-Chip design with FPGAs
【24h】

Massively parallel neural signal processing: System-on-Chip design with FPGAs

机译:大规模并行神经信号处理:与FPGA的片上设计设计

获取原文

摘要

This work discusses the architectural layout and performance results of a SoC design for parallel neural signal processing. Architectural framework for scalability and scalar reconfigurability are presented. Architectural requirements for massive parallelism in neural recordings are presented. Prototype architecture with dual processors and multi-level reconfigurable platform design is presented. Functional modules of the platform include real-time spike detector and sorter for several hundreds of neural channels. Performance of the platform for a 300 channel interface is also discussed.
机译:这项工作讨论了SOC设计的架构布局和性能结果,用于并行神经信号处理。提出了可扩展性和标量重新配置性的建筑框架。提出了神经记录中大规模平行性的建筑要求。提出了具有双处理器和多级可重新配置平台设计的原型架构。该平台的功能模块包括实时尖峰检测器和分拣机,用于几百个神经通道。还讨论了300通道接口平台的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号