首页> 外文会议>33rd Annual International Conference of the IEEE Engineering in Medicine and Biology Society >Massively parallel neural signal processing: System-on-Chip design with FPGAs
【24h】

Massively parallel neural signal processing: System-on-Chip design with FPGAs

机译:大规模并行神经信号处理:采用FPGA的片上系统设计

获取原文

摘要

This work discusses the architectural layout and performance results of a SoC design for parallel neural signal processing. Architectural framework for scalability and scalar reconfigurability are presented. Architectural requirements for massive parallelism in neural recordings are presented. Prototype architecture with dual processors and multi-level reconfigurable platform design is presented. Functional modules of the platform include real-time spike detector and sorter for several hundreds of neural channels. Performance of the platform for a 300 channel interface is also discussed.
机译:这项工作讨论了用于并行神经信号处理的SoC设计的体系结构布局和性能结果。提出了可伸缩性和标量可重配置性的体系结构框架。提出了神经记录中大规模并行性的体系结构要求。提出了具有双处理器和多层可重配置平台设计的原型体系结构。该平台的功能模块包括用于数百个神经通道的实时峰值检测器和分类器。还讨论了用于300通道接口的平台的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号