首页> 外文会议>National Radio Science Conference >Comparative Design of NMOS and PMOS Capacitor-less Low Dropout Voltage Regulators (LDOs) Suited for SoC Applications
【24h】

Comparative Design of NMOS and PMOS Capacitor-less Low Dropout Voltage Regulators (LDOs) Suited for SoC Applications

机译:NMOS和PMOS电容器的比较设计适用于SOC应用的低压丢失电压调节器(LDOS)

获取原文

摘要

In this paper, two architectures of Low Dropout Voltage Regulator (LDO) using NMOS and PMOS pass transistors is designed and implemented using 130nm CMOS technology. The performance of the two designs is compared while using the same quiescent current, input voltage, output voltage, and compensation capacitors. The two architectures can provide output voltage of 1V from a 1.2V supply voltage and support output current from 30μA to 100mA while consuming a quiescent current of 6μA. Both LDOs can support a range of loading capacitor 0-50pF. The NMOS LDO is designed with an auxiliary charge pump (CP) to step up input voltage of 1.2V to 2V, thus three architectures of CPs are discussed, designed, and optimized to provide a stable 5μA using a 1MHz of switching frequency. The cross-coupled CP is chosen to be the auxiliary CP because it consumed the smallest silicon area. Both LDOs are fully integrated and consume low power so that it can be used in SoCs. The PVT simulations are implemented to ensure the reliability of the design, also the specifications are compared to other techniques reported previously.
机译:在本文中,使用NMOS和PMOS通过晶体管的两种低丢失电压调节器(LDO)的架构,并使用130nm CMOS技术设计和实现。使用相同的静态电流,输入电压,输出电压和补偿电容,比较两种设计的性能。这两个架构可以从1.2V电源电压提供1V的输出电压,并在耗时为6μA的静态电流的同时支持从30μA到100mA的输出电流。两个LDO都可以支持0-50pf的加载电容范围。 NMOS LDO设计有辅助电荷泵(CP),升高输入电压1.2V至2V,因此讨论了三种CP的架构,并优化了使用1MHz的开关频率提供稳定的5μA。选择交叉耦合CP是辅助CP,因为它消耗了最小的硅区域。两个LDO都完全集成并消耗低功耗,以便它可以用于SOC。实施PVT仿真以确保设计的可靠性,还可以将规范与先前报告的其他技术进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号