首页> 外文会议>Symposium on Integrated Circuits and Systems Design >System-level design of a reconfigurable CT SD modulator for multi-standard wireless applications
【24h】

System-level design of a reconfigurable CT SD modulator for multi-standard wireless applications

机译:用于多标准无线应用的可重构CT SD调制器的系统级设计

获取原文
获取外文期刊封面目录资料

摘要

This paper reports the system-level design of a reconfigurable continuous-time sigma-delta modulator that is capable to perform the analog-to-digital conversion for GSM, LTE5 and WLAN wireless standards. The modulator architecture consists of a third-order loop filter using feed-forward summation topology and a 4-bit internal quantizer. The modulator coefficients were directly synthesized in the continuous-time domain which provides a more efficient modulator in terms of noise shaping, efficiently placing the zeros and poles of the noise transfer function. The reconfiguration strategy is performed at the circuit-level by using digital signals that selects the appropriate transconductances, capacitors and the sampling frequency for each standard. SIMULINK building blocks that model the non-idealities associated with the modulator were employed in the system-level simulations. The results show that the modulator achieves a signal-to-noise plus distortion ratio of 96/83/81 dB within a 0.2/5/10 MHz signal bandwidth.
机译:本文报告了可重新配置的连续时间sigma-delta调制器的系统级设计,该调制器能够执行GSM,LTE5和WLAN无线标准的模数转换。调制器架构由使用前馈求和拓扑结构的三阶环路滤波器和4位内部量化器组成。调制器系数是在连续时域中直接合成的,这在噪声整形方面提供了更有效的调制器,有效地放置了噪声传递函数的零点和极点。通过使用数字信号在电路级执行重新配置策略,该数字信号为每个标准选择合适的跨导,电容器和采样频率。在系统级仿真中采用了SIMULINK构建模块,该模块对与调制器相关的非理想情况进行建模。结果表明,该调制器在0.2 / 5/10 MHz的信号带宽内实现了96/83/81 dB的信噪比和失真比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号