首页> 外文会议>IEEE International Conference on Electronics, Circuits and Systems >Low-power comparator in 65-nm CMOS with reduced delay time
【24h】

Low-power comparator in 65-nm CMOS with reduced delay time

机译:低功率比较器在6​​5纳米CMOS中减少延迟时间

获取原文

摘要

In this paper, a high-speed and low-power latched comparator in a 65-nm CMOS process is presented. In our proposed structure, a latched circuit with an adjusted delayed-clock with no static power consumption is added to the conventional latch-type comparator in order to enhance the clock frequency and reduce the power consumption and the delay time. Therefore, the maximum clock frequency of our proposed structure is enhanced from 700 MHz to 1.7 GHz at 0.6 V. Furthermore, at the clock frequency of 700MHz (at 0.6 V), the power consumption and the delay time of our proposed structure have been decreased by 38% and 65% in comparison with the conventional structure, respectively. Also, other advantages of the conventional comparator as high-impedance input and rail-to-rail output swing are kept in the proposed structure. Finally, the Monte Carlo simulations demonstrate that our proposed structure is robust against the effects of mismatches.
机译:在本文中,提出了65nm CMOS工艺中的高速和低功耗锁定比较器。在我们所提出的结构中,将具有没有静电功耗的调节延迟时钟的锁存电路被添加到传统的闩锁型比较器中,以增强时钟频率并降低功耗和延迟时间。因此,我们所提出的结构的最大时钟频率从700 MHz增强到0.6 V.此外,在700MHz(0.6 V)的时钟频率下,我们所提出的结构的功耗和延迟时间已经下降与常规结构相比,38%和65%。而且,传统比较器的其他优点作为高阻抗输入和轨到轨输出摆动保持在所提出的结构中。最后,蒙特卡罗模拟表明,我们的建议结构对不匹配的影响是强大的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号