首页> 外文会议>International Symposium on Quality Electronic Design >Runtime 3-D stacked cache data management for energy minimization of 3-D chip-multiprocessors
【24h】

Runtime 3-D stacked cache data management for energy minimization of 3-D chip-multiprocessors

机译:运行时3-D堆栈式缓存数据管理,可将3-D芯片多处理器的能耗降至最低

获取原文

摘要

In a 3-D processor-memory system, multiple cache dies can be stacked onto multi-core die to reduce latency and power of the on-chip wires connecting the cores and the cache, which finally increases the power efficiency. However, there are two challenging issues. The first is the high power density (resulting from multiple die stacking) that incurs many temperature-related problems including temperature-dependent leakage power. The second is the processor-cache traffic congestions that occur at through-silicon vias (TSVs) shared by multiple stacked caches. In this paper, a runtime cache data mapping is proposed for 3-D stacked L2 caches to minimize the overall energy of 3-D chip multiprocessors (CMPs). The proposed method considers both temperature distribution and memory traffic of 3-D CMPs. Experimental result shows that the proposed method achieves up to 22.88% energy reduction compared to an existing solution which considers only the temperature distribution.
机译:在3D处理器内存系统中,可以将多个高速缓存管芯堆叠到多核管芯上,以减少等待时间和连接核与高速缓存的片上线功率,从而最终提高了电源效率。但是,存在两个具有挑战性的问题。第一个是高功率密度(来自多个管芯堆叠),会引起许多与温度有关的问题,包括与温度有关的泄漏功率。第二个是处理器高速缓存流量拥塞,发生在由多个堆叠式高速缓存共享的硅通孔(TSV)处。在本文中,提出了针对3D堆栈式L2高速缓存的运行时高速缓存数据映射,以最大程度地减少3-D芯片多处理器(CMP)的整体能量。所提出的方法同时考虑了温度分布和3D CMP的内存流量。实验结果表明,与仅考虑温度分布的现有解决方案相比,该方法可实现高达22.88%的能耗降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号