首页> 外文会议>IEEE VLSI Test Symposium >A Programmable Method for Low-Power Scan Shift in SoC Integrated Circuits
【24h】

A Programmable Method for Low-Power Scan Shift in SoC Integrated Circuits

机译:SOC集成电路低功耗扫描偏移的可编程方法

获取原文

摘要

We present a programmable method for shift-clock stagger assignment to reduce power supply noise during system-on-chip (SoC) testing. An SoC design is typically composed of several blocks and two neighboring blocks that share the same power rails should not be toggled at the same time during shift. Therefore, the proposed programmable method does not assign the same stagger value to neighboring blocks. The positions of all blocks are first analyzed and the shared boundary length between blocks is then calculated. Based on the position relationships between the blocks, a mathematical model is presented to derive optimal result for small-to-medium sized problems. For larger designs, a heuristic algorithm is proposed and evaluated. We present assignment results as well as power-analysis results and silicon data for industry designs to highlight the effectiveness of the proposed method.
机译:我们提出了一种可编程方法,用于换档时钟交错分配,以降低片上系统(SOC)测试期间的电源噪声。 SOC设计通常由几个块组成,并且两个相邻块共享相同的电源轨,不应在移位期间同时切换。因此,所提出的可编程方法不会为相邻块分配相同的交易值。首先分析所有块的位置,然后计算块之间的共享边界长度。基于块之间的位置关系,提出了数学模型,以导出小于中等大小问题的最佳结果。对于较大的设计,提出并评估了启发式算法。我们呈现分配结果以及用于工业设计的功率分析结果和硅数据,以突出所提出的方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号