首页> 外文会议>Iranian Conference on Electrical Engineering >A Fast Locking Phase-Locked Loop with Low Reference Spur
【24h】

A Fast Locking Phase-Locked Loop with Low Reference Spur

机译:一种快速锁定锁相环,具有低参考浇口

获取原文

摘要

This paper presents a 3.2GHz dual loop PLL suitable for WiMAX applications which offers high speed locking, low reference spur, and low power consumption. We utilized Aperture Phase Detection (APD) mechanism in order to be able to turn off the blocks associated with frequency locked loop (FLL) in locked state, thereby reducing the overall power consumption. In the proposed dual-loop PLL, we adopted a new technique to decrease the dead zone (DZ) in DZ-creator circuit and speed up the frequency locking. Accordingly, a fast locking PLL is achieved. In addition, a modified variable amplitude Charge Pump (CP) is incorporated to reduce the reference spur. To evaluate the proposed techniques, we simulated the designed PLL by using the foundry design kit for$0.18muext{m}$CMOS technology through ADS simulator. The spur level and lock time of the proposed circuit is ?74dBc and$1.9 muext{s}$, respectively, indicating 5dB improvement in spur level and 32% improvement in lock time, compared with previously proposed circuits. The power consumption of the proposed circuit is 4.15 mW.
机译:本文介绍了一个适用于WiMAX应用的3.2GHz双回路PLL,可提供高速锁定,低参考刺激和低功耗。我们利用孔径相位检测(APD)机制,以便能够关闭与锁定状态的频率锁定环(FLL)相关联的块,从而降低了整体功耗。在所提出的双环PLL中,我们采用了一种新技术来减少DZ创建器电路中的死区(DZ)并加快频率锁定。因此,实现了快速锁定PLL。另外,结合了修改的可变幅度电荷泵(CP)以减少参考刺。为了评估所提出的技术,我们通过使用铸造设计套件来模拟设计的PLL $ 0.18 mu text {m $ CMOS技术通过ADS模拟器。所提出的电路的浇口水平和锁定时间是74dBc和 $ 1.9 mu text {s $ 与先前提出的电路相比,分别表示锁定水平的5dB改善和锁定时间的32 %改善。所提出的电路的功耗为4.15兆瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号