首页> 外文会议>Iranian Conference on Electrical Engineering >A Fast Locking Phase-Locked Loop with Low Reference Spur
【24h】

A Fast Locking Phase-Locked Loop with Low Reference Spur

机译:低基准杂散的快速锁定锁相环

获取原文

摘要

This paper presents a 3.2GHz dual loop PLL suitable for WiMAX applications which offers high speed locking, low reference spur, and low power consumption. We utilized Aperture Phase Detection (APD) mechanism in order to be able to turn off the blocks associated with frequency locked loop (FLL) in locked state, thereby reducing the overall power consumption. In the proposed dual-loop PLL, we adopted a new technique to decrease the dead zone (DZ) in DZ-creator circuit and speed up the frequency locking. Accordingly, a fast locking PLL is achieved. In addition, a modified variable amplitude Charge Pump (CP) is incorporated to reduce the reference spur. To evaluate the proposed techniques, we simulated the designed PLL by using the foundry design kit for$0.18muext{m}$CMOS technology through ADS simulator. The spur level and lock time of the proposed circuit is −74dBc and$1.9 muext{s}$, respectively, indicating 5dB improvement in spur level and 32% improvement in lock time, compared with previously proposed circuits. The power consumption of the proposed circuit is 4.15 mW.
机译:本文提出了一种适用于WiMAX应用的3.2GHz双环PLL,它具有高速锁定,低基准杂散和低功耗的特点。我们利用光圈相位检测(APD)机制以便能够在锁定状态下关闭与锁频环(FLL)相关的模块,从而降低了总体功耗。在提出的双环PLL中,我们采用了一种新技术来减少DZ创建器电路中的死区(DZ)并加快频率锁定。因此,实现了快速锁定PLL。此外,还集成了改进的可变幅度电荷泵(CP),以减少参考杂散。为了评估所提出的技术,我们使用代工厂设计套件对设计的PLL进行了仿真,以用于 $ 0.18 \ mu \ text {m } $ 通过ADS模拟器实现CMOS技术。拟议电路的杂散电平和锁定时间为-74dBc,并且 $ 1.9 \ mu \ text {s } $ 与先前提出的电路相比,分别表明杂散水平提高了5dB,锁定时间提高了32%。拟议电路的功耗为4.15 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号