首页> 外文会议>International Symposium on Quality Electronic Design >Transistor channel decomposition for structured analog layout, manufacturability and low-power applications
【24h】

Transistor channel decomposition for structured analog layout, manufacturability and low-power applications

机译:结构化模拟布局的晶体管通道分解,可制造性和低功耗应用

获取原文

摘要

This paper addresses the problem of transistor decomposition in channel length direction aiming at structured analog layout generation, manufacturability and low-power applications. We propose a channel decomposition method to generate structured layout for analog circuits with transistor array, and evaluate the error arising from the decomposition in both large and small signal analysis. The measurement results from a test chip suggests that the error can be ignored and the design with transistor array is applicable. Our test chip also demonstrates the effectiveness of design with transistor array with several typical analog circuits.
机译:本文解决了瞄准结构化模拟布局,可制造性和低功耗应用的通道长度方向上晶体管分解的问题。 我们提出了一种通道分解方法,用于使用晶体管阵列生成模拟电路的结构化布局,并评估大小信号分析中的分解引起的误差。 测试芯片的测量结果表明,可以忽略误差,并且适用具有晶体管阵列的设计。 我们的测试芯片还通过具有多个典型模拟电路的设计与晶体管阵列的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号