首页> 外文会议>International Conference on Intelligent Systems and Control >Performance analysis of ultra deep sub micron and deep sub micron technology using complementary metal oxide semiconductor inverter
【24h】

Performance analysis of ultra deep sub micron and deep sub micron technology using complementary metal oxide semiconductor inverter

机译:使用互补金属氧化物半导体逆变器的超深亚微米和深亚微米技术的性能分析

获取原文

摘要

The CMOS technology attained remarkable progress and advances. This progress has been achieved by downsizing of the MOSFETs. The dimensions of the MOSFETs were scaled by factor s, which has historically found to be 0.7. In VLSI technology, power and delay analysis have become crucial design concern. This paper emphasizes the comparative study of delay, average power and leakage power of CMOS inverter in DSM and UDSM range. This study shows variation of delay, average power and leakage power by diminishing from one technology to another. The simulation results are taken for 180nm in DSM range and 45nm in UDSM range with the help of Cadence Tool and also analyzing the effect of load capacitance, transistor width and supply voltage on average power and delay of CMOS inverter on both 180nm and 45nm technology. The analysis has done with the aim to observe, the variation in delay and power with variation in transistor width, load capacitance and supply voltage in both UDSM and DSM technology CMOS inverter.
机译:CMOS技术取得了长足的进步。通过缩小MOSFET的尺寸实现了这一进步。 MOSFET的尺寸按因子s进行缩放,历史上发现该因子为0.7。在VLSI技术中,功耗和延迟分析已成为至关重要的设计关注点。本文着重对DSM和UDSM范围内CMOS逆变器的延迟,平均功率和泄漏功率进行比较研究。这项研究显示了从一种技术到另一种技术的减少,延迟,平均功率和泄漏功率的变化。借助Cadence工具,对DSM范围内的180nm和UDSM范围内的45nm进行了仿真结果,并分析了负载电容,晶体管宽度和电源电压对180nm和45nm技术下CMOS逆变器平均功率和延迟的影响。分析的目的是观察UDSM和DSM技术CMOS逆变器中延迟和功率的变化,以及晶体管宽度,负载电容和电源电压的变化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号