首页> 外文会议>Asia Symposium on Quality Electronic Design >An adjustable reset pulse phase frequency detector for phase locked loop
【24h】

An adjustable reset pulse phase frequency detector for phase locked loop

机译:用于锁相环的可调复位脉冲相位频率检测器

获取原文

摘要

In this paper, an adjustable reset pulse phase frequency detector (PFD) for phase-locked loop (PLL) is proposed and analyzed. The proposed PFD adjust the width of the reset pulse when the reference clock and the feedback clock of the PLL are in phase to reduce the static phase error at the PLL output. The proposed PFD is implemented using 45 nm CMOS thin oxide device with a 0.9-V supply voltage. A comparison between PLL using proposed PFD architecture and PLL using conventional PFD architecture is done. The pre-layout simulation results show a reduction of ~61% in static phase error when the proposed PFD is implemented on the PLL compared to when the conventional PFD is implemented.
机译:在本文中,提出并分析了用于锁相环(PLL)的可调复位脉冲相位频率检测器(PFD)。当PLL的参考时钟和反馈时钟处于相位时,所提出的PFD调节复位脉冲的宽度以减小PLL输出处的静态相位误差。所提出的PFD采用具有0.9V电源电压的45nm CMOS薄氧化物器件来实现。完成了使用所提出的PFD架构和使用传统PFD架构的PLL之间的比较。预先布局仿真结果显示在PLL上实现了在PLL上实现了在PLL上的静态相位误差时,静态相位误差的降低〜61%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号