首页> 外文会议>International Conference on Electronic Packaging Technology and High Density Packaging >Integrated wafer thinning process with TSV electroplating for 3D stacking
【24h】

Integrated wafer thinning process with TSV electroplating for 3D stacking

机译:TSV电镀的集成晶圆减薄工艺,用于3D堆叠

获取原文

摘要

This paper presents an optimized integrated thinning process which is dedicated to fabricating ultra thin wafers with through silicon via (TSV). The thinning process is based on blind-vias electroplating, mechanical grinding, wet/dry etching, CMP(chemistry mechanical polishing)and a wafer to wafer handling system developed by previous studies [1,2]. In the study, 60um TSV filled with copper is clearly observed in 40-um-thick 4-inch wafers, and the wafer flatness is successfully controlled to be below 5um. Meanwhile, the integrated thinning process is a low-cost one that only demands direct current (DC) electroplating and a relatively short period of CMP process, which may be applicable to industrial production.
机译:本文提出了一种优化的集成减薄工艺,该工艺专门用于制造具有硅通孔(TSV)的超薄晶圆。减薄工艺基于盲孔电镀,机械研磨,湿/干蚀刻,CMP(化学机械抛光)和先前研究开发的晶圆到晶圆处理系统[1,2]。在这项研究中,在40um厚的4英寸晶圆中清楚地观察到60um的TSV充满了铜,并且成功地将晶圆的平整度控制在5um以下。同时,集成减薄工艺是一种低成本工艺,仅需要直流(DC)电镀和相对短的CMP工艺周期,可能适用于工业生产。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号