首页> 外文会议>IEEE/ACM International Symposium on Microarchitecture >A novel cache architecture with enhanced performance and security
【24h】

A novel cache architecture with enhanced performance and security

机译:具有增强性能和安全性的新型缓存架构

获取原文

摘要

Caches ideally should have low miss rates and short access times, and should be power efficient at the same time. Such design goals are often contradictory in practice. Recent findings on efficient attacks based on information leakage in caches have also brought the security issue up front. Design for security introduces even more restrictions and typically leads to significant performance degradation. This paper presents a novel cache architecture that can simultaneously achieve the above goals. Specifically, cache miss rates are reduced with dynamic remapping and longer cache indices, access-time overhead overcome with astute low-level circuit design, and information leakage thwarted by a security-aware cache replacement algorithm together with the performance enhancing mechanisms. We present both theoretical analysis and experimental results, using the SPEC2000 suite to evaluate the cache miss behavior, and CACTI and HSPICE to validate the circuit design. Our results show that the proposed cache architecture has low miss rates comparable to a highly associative cache and short access times and power efficiency close to that of a direct-mapped cache. At the same time it can thwart cache-based software side-channel attacks, providing both legacy and security-enhanced software a much higher degree of security. Additional benefits that the proposed cache architecture can bring, like fault tolerance and hot-spot mitigation, are also discussed briefly.
机译:高速缓存理想情况下应具有低的错过率和短期通道时间,并且应同时为电力有效。这种设计目标通常在实践中矛盾。最近根据高速缓存信息泄露的有效攻击的发现也使安全问题带到了前面。安全设计介绍了更多的限制,通常会导致显着的性能下降。本文提出了一种新的缓存架构,可以同时实现上述目标。具体而言,通过动态重新映射和更长的高速缓存指标减少了高速缓存未命中率,采用Astute低级电路设计的访问时间开销,以及通过安全感知缓存替换算法与性能增强机制一起捕获的信息泄漏。我们展示了理论分析和实验结果,使用Spec2000套件来评估缓存未命中行为,以及仙人掌和Hspice来验证电路设计。我们的研究结果表明,建议的缓存架构的错过率低,与高度关联高速缓存相比,与直接映射缓存的短期访问时间和短期访问时间和功率效率相比。同时它可以挫败基于缓存的软件侧通道攻击,提供遗留和安全增强的软件,更高的安全程度。还简要讨论了所提出的缓存架构可以带来容错和热点缓解等额外好处。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号