首页> 外文会议>37th European Solid-State Circuits Conference >A 90nm CMOS gated-ring-oscillator-based Vernier time-to-digital converter for DPLLs
【24h】

A 90nm CMOS gated-ring-oscillator-based Vernier time-to-digital converter for DPLLs

机译:用于DPLL的基于90nm CMOS门控环形振荡器的Vernier时间数字转换器

获取原文

摘要

Two gated ring oscillators (GRO) act as the delay lines in an improved Vernier time-to-digital converter (TDC). The already small quantization noise of the standard Vernier TDC is further first-order shaped by the GRO operation. The TDC has been implemented in a 90nm CMOS technology and achieves a resolution better than 5ps for a signal bandwidth of 800kHz. The current consumption is 3mA from 1.2V when operating at 25MHz.
机译:在改进的Vernier时间数字转换器(TDC)中,两个门控环形振荡器(GRO)用作延迟线。标准Vernier TDC的本已很小的量化噪声将通过GRO操作进一步进行一阶整形。 TDC已在90nm CMOS技术中实现,对于800kHz的信号带宽,其分辨率优于5ps。当工作在25MHz时,电流消耗从1.2V起为3mA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号