首页> 外文会议>2011 48th ACM/EDAC/IEEE Design Automation Conference (DAC) >A closed-form expression for estimating minimum operating voltage (VDDmin) of CMOS logic gates
【24h】

A closed-form expression for estimating minimum operating voltage (VDDmin) of CMOS logic gates

机译:用于估计CMOS逻辑门的最小工作电压(V DDmin )的封闭形式

获取原文

摘要

In this paper, a closed-form expression for estimating a minimum operating voltage (VDDmin) of CMOS logic gates is proposed. VDDmin is defined as the minimum supply voltage at which circuits can operate correctly. VDDmin of combinational circuits can be written as a linear function of the square-root of logarithm of the number of logic gates and its slope is proportional to the standard deviation of the within-die variation in the threshold voltage difference between PMOS and NMOS transistors. The proposed expression is verified with Monte Carlo simulations using various gate chains. The verification reveals that VDDmin of inverter chains can be estimated within 11% error. The expression is also verified with silicon measurements in a 65nm CMOS process
机译:在本文中,提出了一种用于估计CMOS逻辑门的最小工作电压(V DDmin )的闭式表达式。 V DDmin 定义为电路可以正常工作的最小电源电压。组合电路的V DDmin 可以写为逻辑门数量对数平方根的线性函数,其斜率与芯片内阈值变化的标准偏差成正比PMOS和NMOS晶体管之间的电压差。使用各种门链的蒙特卡洛模拟验证了所提出的表达式。验证表明,逆变器链的V DDmin 可以估计在11%的误差范围内。该表达式还通过65nm CMOS工艺中的硅测量得到了验证

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号