首页> 外文会议>2011 Workshop on Fault Diagnosis and Tolerance in Cryptography >A Cost-Effective FPGA-based Fault Simulation Environment
【24h】

A Cost-Effective FPGA-based Fault Simulation Environment

机译:基于FPGA的具有成本效益的故障仿真环境

获取原文

摘要

In this contribution, we present an FPGA-based simulation environment for fault attacks on cryptographic hardware designs. With our methodology, we are able to simulate the effects of global fault attacks from e.g., spikes and local attacks from e.g., focused laser beams. The environment simulates transient bit-flip faults in sequential elements of a digital design. In this way it is tailored to the simulation of fault attacks on cryptographic designs. It is a tool to verify the design's behaviour in case of fault attacks and to verify implemented countermeasures. The environment is script-based for fully automated modification of the digital design and simulation. It can handle designs in VHDL as well as in Verilog language and does not require modifications to the design's source code. We used our environment in a case study and successfully tested the effectiveness of a fault detection countermeasure in an elliptic curve cryptography design.
机译:在此贡献中,我们提出了一种基于FPGA的仿真环境,用于对加密硬件设计进行故障攻击。利用我们的方法,我们能够模拟来自例如尖峰的整体故障攻击和来自聚焦激光束的局部攻击的影响。该环境在数字设计的顺序元素中模拟瞬态位翻转故障。通过这种方式,它可以针对密码设计上的故障攻击进行仿真。它是一种在发生故障攻击时验证设计行为并验证已实施对策的工具。该环境基于脚本,可以对数字设计和仿真进行全自动修改。它可以用VHDL以及Verilog语言处理设计,并且不需要修改设计的源代码。我们在案例研究中使用了我们的环境,并成功地测试了椭圆曲线密码设计中故障检测对策的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号