首页> 外文会议>2nd international workshop on network on chip architectures 2009 >Segment gating for static energy reduction in networks-on-chip
【24h】

Segment gating for static energy reduction in networks-on-chip

机译:分段门控可降低片上网络中的静态能量

获取原文

摘要

Chip multiprocessors (CMPs) have emerged as a primary vehicle for overcoming the limitations of uniprocessor scaling, with power constraints now representing a key factor of CMP design. Recent studies have shown that the on-chip interconnection network (NOC) can consume as much as 36% of overall chip power. To date, researchers have employed several techniques to reduce power consumption in the network, including the use of on/off links by means of power gating. However, many of these techniques target dynamic power, and those that consider static power focus exclusively on flit buffers. In this paper, we aim to reduce static power consumption through a comprehensive approach that targets buffers, switches, arbitration units, and links. We establish an optimal power-down scheme which we use as an upper bound to evaluate several static policies on synthetic traffic patterns. We also evaluate dynamic utilization-aware power-down policies using traces from the PARSEC benchmark suite. We show that both static and dynamic policies can greatly reduce static energy at low injection rates with only minimal increases in dynamic energy and latency.
机译:芯片多处理器(CMP)已成为克服单处理器缩放限制的主要工具,而功率限制现在已成为CMP设计的关键因素。最近的研究表明,片上互连网络(NOC)可能消耗多达36%的整体芯片功率。迄今为止,研究人员已经采用了多种技术来减少网络中的功耗,包括通过电源门控来使用开/关链路。但是,这些技术中有许多是针对动态功率的,而那些考虑静态功率的技术仅专注于flit缓冲区。在本文中,我们旨在通过针对缓冲器,开关,仲裁单元和链接的综合方法来减少静态功耗。我们建立了一个最佳的掉电方案,该方案用作评估综合流量模式的几种静态策略的上限。我们还使用PARSEC基准套件中的跟踪信息来评估可感知动态利用率的掉电策略。我们表明,静态策略和动态策略都可以在低注入速率下极大地减少静态能量,而动态能量和延迟的增加仅很小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号