首页> 外文会议>Conference on Asia South Pacific design automation >Robust high-performance low-power carry select adder
【24h】

Robust high-performance low-power carry select adder

机译:强大的高性能低功耗进位选择加法器

获取原文

摘要

This paper proposes Dual Transition Skewed Logic (DTSL) based Carry Select Adder (CSA) suitable for processing units requiring low power and high performance with high noise immunity. We implemented 31-bit Carry Select Adders in three different logic styles: Dual Transition Skewed Logic (DTSL), Domino, and conventional static CMOS in TSMC 0.25um technology and compared them in terms of performance, power consumption and layout area. CSA using DTSL shows 36.7% and 17.7% improvements in power dissipation and performance, respectively, over domino, and 40.4% improvement in performance compared to a static CMOS CSA.
机译:本文提出了基于双重过渡偏斜逻辑(DTSL)的进位选择加法器(CSA),适用于要求低功耗和高性能且具有高抗噪性的处理单元。我们在TSMC 0.25um技术中以三种不同的逻辑样式实现了31位的进位选择加法器:双重转换偏斜逻辑(DTSL),Domino和传统的静态CMOS,并在性能,功耗和布局面积方面进行了比较。与静态CMOS CSA相比,使用DTSL的CSA的功耗和性能分别比多米诺骨牌提高了36.7%和17.7%,性能提高了40.4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号