首页> 外文会议>Conference on Design automation >Total power optimization by simultaneous dual-Vt allocation and device sizing in high performance microprocessors
【24h】

Total power optimization by simultaneous dual-Vt allocation and device sizing in high performance microprocessors

机译:通过在高性能微处理器中同时进行双Vt分配和设备选型来优化总功率

获取原文

摘要

We describe various design automation solutions for design migration to a dual-Vt process technology. We include the results of a Lagrangian Relaxation based tool, iSTATS, and a heuristic iterative optimization flow. Joint dual-Vt allocation and sizing reduces total power by 10+% compared with Vt allocation alone, and by 25+% compared with pure sizing methods. The heuristic flow requires 5x larger computation runtime than iSTATS due to its iterative nature.
机译:我们描述了各种设计自动化解决方案,用于将设计迁移到双Vt工艺技术。我们包括基于拉格朗日松弛法的工具,iSTATS和启发式迭代优化流程的结果。与单独的Vt分配相比,双重双重Vt分配和大小调整可将总功率降低10 +%,与纯大小调整方法相比,可将总功率降低25 +%。启发式流程由于其迭代性质,与iSTATS相比,其计算运行时间要大5倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号