首页> 外文会议>Symposium on VLSI Circuits >A 20-Gb/s, 0.66-pJ/bit serial receiver with 2-stage continuous-time linear equalizer and 1-tap decision feedback equalizer in 45nm SOI CMOS
【24h】

A 20-Gb/s, 0.66-pJ/bit serial receiver with 2-stage continuous-time linear equalizer and 1-tap decision feedback equalizer in 45nm SOI CMOS

机译:具有25nm SOI CMOS中的2级连续时间线性均衡器和1分判决反馈均衡器的20 GB / s,0.66-PJ /位串行接收器

获取原文

摘要

A power-efficient equalizing serial receiver, including a 2-stage continuous-time linear equalizer (CTLE) and 1-tap decision feedback equalizer (DFE), is reported operating at data rates of up to 20 Gb/s. The DFE adopts a half-rate speculative architecture without explicit summing amplifiers by injecting offset-controlling currents directly into StrongARM sampling latches. At 20 Gb/s, a PCB trace with 26.3dB of loss is equalized while consuming 13.2mW (0.66 pJ/bit).
机译:报告以高达20 GB / s的数据速率运行,包括2级连续时间线性均衡器(CTLE)和1分判决反馈均衡器(DFE)的功率有效的均衡串行接收器(DFE)。 DFE通过将偏移控制电流直接注入StrongArm采样锁存器,通过将偏移控制电流注入了半速率推测架构。 在20 GB / s的情况下,在耗电13.2mW(0.66PJ /位)的同时均衡26.3dB损耗的PCB迹线。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号