首页> 外文会议>Symposium on VLSI Circuits >A 5GHz phase-locked loop using dynamic phase-error compensation technique for fast settling in 0.18-#x00B5;m CMOS
【24h】

A 5GHz phase-locked loop using dynamic phase-error compensation technique for fast settling in 0.18-#x00B5;m CMOS

机译:一种使用动态相位误差补偿技术的5GHz锁相环,以便在0.18-μmCMOS中快速沉降

获取原文

摘要

This paper presents a 5GHz phase-locked loop (PLL) with a fast-locking capability. During frequency locking, the proposed fast-settling technique dynamically adjusts the divide ratio of the frequency divider to keep the instantaneous phase error at the PFD input small. As a result, the locking time is greatly reduced. At a loop bandwidth of 20kHz, the measured settling time is less than 10µs, which is roughly 14× faster than a traditional PLL. Fabricated in a 0.18µm CMOS process, this PLL dissipates 9.5mA from a 1.8V supply. The measured phase noise is −117.5dBc/Hz at 1MHz offset.
机译:本文介绍了具有快速锁定能力的5GHz锁相环(PLL)。在频率锁定期间,所提出的快速稳定技术动态调整分频器的划分比率,以保持PFD输入的瞬时相位误差。结果,锁定时间大大降低。在20kHz的环路带宽处,测量的沉降时间小于10μs,比传统的PLL快约14倍。在0.18μmCMOS工艺中制造,该PLL从1.8V电源耗散9.5mA。测量的相位噪声为-117.5dBc / hz,在1MHz偏移量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号