首页> 外文会议> >Understanding and addressing the noise induced by electrostatic discharge in multiple power supply systems
【24h】

Understanding and addressing the noise induced by electrostatic discharge in multiple power supply systems

机译:了解并解决由多个电源系统中的静电放电引起的噪声

获取原文

摘要

The design of on-chip ESD protection has become increasingly difficult and critical because of shrinking device feature sizes, high operating speed, and system on a chip (SoC) environments. A complex ESD protection network in an SoC can cause the degradation of circuit performance during normal operation. The loss introduced by ESD stress and protection networks is defined as ESD noise. In this paper, we present the generation and characterization of three different types of noise induced by ESD. The effect of ESD protection networks on sensitive circuits is investigated with a test chip processed in a 0.18 /spl mu/m CMOS technology. Experimental results suggest appropriate optimization of a tradeoff between ESD robustness and power supply coupling. It is important to note that, for mixed-signal design, the performance of a sensitive circuit is highly dependent on the ESD noise generated in the vicinity of the sensitive circuit, as well as circuit design techniques.
机译:由于缩小的器件功能尺寸,较高的运行速度以及片上系统(SoC)环境,片上ESD保护的设计变得越来越困难和关键。 SoC中复杂的ESD保护网络可能会导致正常运行期间电路性能下降。 ESD应力和保护网络引入的损耗定义为ESD噪声。在本文中,我们介绍了由ESD引起的三种不同类型的噪声的产生和特性。使用在0.18 / spl mu / m CMOS技术中处理的测试芯片,研究了ESD保护网络对敏感电路的影响。实验结果表明,适当优化了ESD鲁棒性和电源耦合之间的权衡。重要的是要注意,对于混合信号设计,敏感电路的性能高度依赖于敏感电路附近产生的ESD噪声以及电路设计技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号