首页> 外文会议> >A novel double edge-triggered pulse-clocked TSPC D flip-flop for high-performance and low-power VLSI design applications
【24h】

A novel double edge-triggered pulse-clocked TSPC D flip-flop for high-performance and low-power VLSI design applications

机译:适用于高性能和低功耗VLSI设计应用的新型双边沿触发脉冲时钟TSPC D触发器

获取原文

摘要

In this paper, a pulse-clocked double edge-triggered D-flip-flop (PDET) is proposed. The PDET uses a split-output TSPC latch and when clocked by a short pulse train acts like a double edge-triggered flip-flop. The new double edge-triggered flip-flop uses only eight transistors with only one N-type transistor being clocked. Compared to other double edge-triggered flip-flops, PDET offers advantages in terms of speed, power, and area. Both total transistor count and the number of clocked transistors are significantly reduced to improve power consumption and speed in the flip-flop. The number of transistors is reduced by 56%-60% and the Area-Speed-Power product is reduced by 56%-63% compared to other double edge-triggered flip-flops. Simulations are performed using HSPICE in CMOS 0.5 /spl mu/m technology. This design is suitable for high-speed, low-power CMOS VLSI design applications.
机译:本文提出了一种脉冲时钟双沿触发D触发器(PDET)。 PDET使用分离输出TSPC锁存器,当由短脉冲序列提供时钟时,其作用类似于双沿触发触发器。新的双沿触发触发器仅使用八个晶体管,仅一个N型晶体管被计时。与其他双沿触发触发器相比,PDET在速度,功耗和面积方面均具有优势。晶体管的总数和时钟晶体管的数量都大大减少,以改善触发器的功耗和速度。与其他双边沿触发触发器相比,晶体管的数量减少了56%-60%,面积速度功率产品减少了56%-63%。使用CMOS 0.5 / spl mu / m技术中的HSPICE进行仿真。该设计适用于高速,低功耗CMOS VLSI设计应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号