首页> 外文会议> >Simultaneous switching noise considerations in the design of a high speed, multiported TLB of a server-class microprocessor
【24h】

Simultaneous switching noise considerations in the design of a high speed, multiported TLB of a server-class microprocessor

机译:在服务器级微处理器的高速,多端口TLB设计中同时考虑开关噪声

获取原文

摘要

Noise introduced on the supply networks by simultaneous switching of the nodes of complex macros is becoming an important issue in very deep sub-micron technologies. Server-class microprocessors demand design of very high speed multiported macros that generate high peak currents and current slew-rates. This paper investigates one such macro: a fully-associative, multiported data TLB. Our simulations show a slowdown of 10-20% due to the supply noise despite robust C4-based supply network. The traditional solution of employing decoupling capacitors to combat the supply noise results in an unacceptable area increase. Macro design techniques that can reduce peak current and current slew rate without reducing the speed of critical path are proposed. Employment of hierarchical match line and delayed split precharge techniques reduce the SSN and the required decoupling capacitance by a factor of 5x.
机译:在复杂的亚微米技术中,由于同时切换复杂宏的节点而在供应网络上引入的噪声已成为一个重要问题。服务器级微处理器要求设计非常高速的多端口宏,这些宏会产生高峰值电流和电流摆率。本文研究了这样一个宏:完全关联的多端口数据TLB。我们的仿真显示,尽管基于C4的强大供电网络,但由于供电噪声而导致的速度降低了10-20%。采用去耦电容器来消除电源噪声的传统解决方案导致面积增加到不可接受的程度。提出了可以在不降低关键路径速度的情况下降低峰值电流和电流压摆率的宏设计技术。采用分层匹配线和延迟分离预充电技术可使SSN和所需的去耦电容降低5倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号