首页> 外文期刊>IEEE Journal of Solid-State Circuits >Design for velocity saturated, short-channel CMOS drivers with simultaneous switching noise and switching time considerations
【24h】

Design for velocity saturated, short-channel CMOS drivers with simultaneous switching noise and switching time considerations

机译:针对速度饱和,短通道CMOS驱动器的设计,同时考虑了开关噪声和开关时间

获取原文
获取原文并翻译 | 示例
           

摘要

Design guidelines for velocity-saturated, short-channel CMOS drivers are presented in this paper based on approximating the package inductance by an effective, lumped, power-supply bus parasitic inductance. A worst-case maximum simultaneous switching noise V/sub GM/ and gate propagation delay time t/sub D,1/2/ are treated as performance constraints for which driver design tradeoffs between driver geometry, the maximum number of simultaneously switched drivers, and the effective inductance are obtained. For typical loading conditions, design examples based on the proposed guidelines are shown by SPICE simulations using the MOS3 model to agree with both design goals within 10%.
机译:本文基于有效的,集总的,电源总线寄生电感来近似封装电感,从而提出了速度饱和的短通道CMOS驱动器的设计指南。最坏情况下的最大同时开关噪声V / sub GM /和门传播延迟时间t / sub D,1/2 /被视为性能约束,在这些约束中,要在驱动器几何形状,同时开关的最大驱动器数量和获得有效电感。对于典型的加载条件,使用MOS3模型的SPICE仿真显示了基于建议准则的设计示例,以使两个设计目标均在10%之内。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号