首页> 外文会议> >A 250 MHz CMOS floating-point divider with operand pre-scaling
【24h】

A 250 MHz CMOS floating-point divider with operand pre-scaling

机译:具有操作数预缩放功能的250 MHz CMOS浮点除法器

获取原文

摘要

High performance floating-point (FP) dividers are essential arithmetic units for graphics applications and simulations, and various algorithms and implementation techniques have been proposed. Using a 0.25 /spl mu/m CMOS technology, we have developed an FP divider, which supports IEEE-754 single-precision and double-precision formats. By using conventional static CMOS logic and (a) a radix-4 SRT algorithm (from the initials of Sweeny, Robertson and Tocher, who developed this algorithm at the same time) with a maximally redundant digit set, (b) a partially nonredundant remainder scheme and (c) a simple operand pre-scaling; the divider can calculate 4 quotient digits/cycle at over 250 MHz with a 2.5 V power supply.
机译:高性能浮点(FP)除法器是图形应用和仿真的基本算术单元,并且已经提出了各种算法和实现技术。我们使用0.25 / spl mu / m CMOS技术开发了FP分频器,该分频器支持IEEE-754单精度和双精度格式。通过使用传统的静态CMOS逻辑和(a)具有最大冗余数字集的基数4 SRT算法(来自Sweeny,Robertson和Tocher的缩写,他们同时开发了此算法),(b)部分冗余的余数方案和(c)简单的操作数预缩放;使用2.5 V电源时,分频器可以在250 MHz以上的频率下计算4个商位/周期。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号